# Digital Design and Computer Organisation Laboratory UE23CS251A

# 3rd Semester, Academic Year 2024-2025

Date:12/08/2024

| Name:         | SRN:          | Section |
|---------------|---------------|---------|
| Keerthan P.V. | PES2UG23CS272 | E       |
|               |               |         |

Week:1 Program Number: 1

## TITLE:

WRITE A VERILOG PROGRAM TO MODEL A TWO INPUT AND GATE. GENERATE THE VVP OUTPUT AND SIMULATION WAVEFORM USING GTKWAVE. VERIFY THE OUTPUT AND WAVEFORM WITH THE AND GATE TRUTH TABLE

I. Verilog Code Screenshot

#### 1.and1.v

```
module and2(c,a,b);
input a,b;
output c;
assign c=a&b;
endmodule
```

## 2.and2 tb.v

```
module and2_test;
reg a,b;
wire c;
and2 and2_test(c,a,b);
initial
begin
#000 a=0;b=0;
#100 a=0;b=1;
#100 a=1;b=0;
#100 a=1;b=1;
#100;
end
initial
begin
$monitor($time,"a=%b,b=%b,c=%b",a,b,c);
end
initial
begin
$dumpfile("and2_test.vcd");
$dumpvars(0,and2_test);
endmodule
```

# II. Verilog VVP Output Screen Shot

```
C:\iverilog\bin>vvp test
VCD info: dumpfile and2_test.vcd opened for output.
0a=0,b=0,c=0
100a=0,b=1,c=0
200a=1,b=0,c=0
300a=1,b=1,c=1
```



## TITLE:

WRITE A VERILOG PROGRAM TO MODEL A TWO INPUT OR GATE. GENERATE THE VVP OUTPUT AND SIMULATION WAVEFORM USING GTKWAVE. VERIFY THE OUTPUT AND WAVEFORM WITH THE OR GATE TRUTH TABLE

I. Verilog Code Screenshot

#### 1.or2.v

```
module or2(c,a,b);
input a,b;
output c;
assign c=a|b;
endmodule
```

## 2.or2\_tb.v

```
module or2 test;
reg a,b;
wire c;
or2 or2_test(c,a,b);
initial
begin
#000 a=0;b=0;
#100 a=0;b=1;
#100 a=1;b=0;
#100 a=1;b=1;
#100;
end
initial
$monitor($time,"a=%b,b=%b,c=%b",a,b,c);
end
initial
begin
$dumpfile("or2 test.vcd");
$dumpvars(0,or2_test);
end
endmodule
```

```
C:\iverilog\bin>vvp test
VCD info: dumpfile or2_test.vcd opened for output.

0a=0,b=0,c=0
100a=0,b=1,c=1
200a=1,b=0,c=1
300a=1,b=1,c=1
```



## TITLE:

WRITE A VERILOG PROGRAM TO MODEL A NOT GATE. GENERATE THE VVP OUTPUT AND SIMULATION WAVEFORM USING GTKWAVE. VERIFY THE OUTPUT AND WAVEFORM WITH THE NOT GATE TRUTH TABLE

I. Verilog Code Screenshot

#### 1.not1.v

```
module not1(a,b);
input a;
output b;
assign b=!a;
endmodule
```

# 2.not1\_tb.v

```
module not1_test;
reg a;
wire b;
not1 not1_test(a,b);
initial
begin
#000 a=0;
#100 a=1;
#100;
end
initial
$monitor($time,"a=%b, b=%b",a,b,);
initial
begin
$dumpfile("not1_test.vcd");
$dumpvars(0,not1_test);
end
endmodule
```

```
C:\iverilog\bin>vvp test
VCD info: dumpfile not1_test.vcd opened for output.
0a=0, b=1
100a=1, b=0
```



## TITLE:

WRITE A VERILOG PROGRAM TO MODEL A TWO INPUT NAND GATE. GENERATE THE VVP OUTPUT AND SIMULATION WAVEFORM USING GTKWAVE. VERIFY THE OUTPUT AND WAVEFORM WITH THE NAND GATE TRUTH TABLE

I. Verilog Code Screenshot

#### 1.nand2.v

```
module nand2(c,a,b);
input a,b;
output c;
assign c=!(a&b);
endmodule
```

## 2.nand2\_tb.v

```
module nand2_test;
reg a,b;
wire c;
nand2 nand2_test(c,a,b);
initial
begin
#000 a=0;b=0;
#100 a=0;b=1;
#100 a=1;b=0;
#100 a=1;b=1;
#100;
end
initial
begin
$monitor($time,"a=%b,b=%b,c=%b",a,b,c);
end
initial
begin
$dumpfile("nand2_test.vcd");
$dumpvars(0,nand2_test);
end
endmodule
```

```
C:\iverilog\bin>vvp test
VCD info: dumpfile nand2_test.vcd opened for output.

0a=0,b=0,c=1

100a=0,b=1,c=1

200a=1,b=0,c=1

300a=1,b=1,c=0
```



## TITLE:

WRITE A VERILOG PROGRAM TO MODEL A TWO INPUT NOR GATE. GENERATE THE VVP OUTPUT AND SIMULATION WAVEFORM USING GTKWAVE. VERIFY THE OUTPUT AND WAVEFORM WITH THE NOR GATE TRUTH TABLE

I. Verilog Code Screenshot

## 1.nor2.v

```
module nor2(c,a,b);
input a,b;
output c;
assign c=!(a | b);
endmodule
```

# 2.nor2\_tb.v

```
module nor2_test;
reg a,b;
wire c;
nor2 nor2_test(c,a,b);
begin
#000 a=0;b=0;
#100 a=0;b=1;
#100 a=1;b=0;
#100 a=1;b=1;
#100;
end
initial
begin
$monitor($time,"a=%b,b=%b,c=%b",a,b,c);
end
initial
begin
$dumpfile("nor2_test.vcd");
$dumpvars(0,nor2_test);
endmodule
```



## TITLE:

WRITE A VERILOG PROGRAM TO MODEL A TWO INPUT XOR GATE. GENERATE THE VVP OUTPUT AND SIMULATION WAVEFORM USING GTKWAVE. VERIFY THE OUTPUT AND WAVEFORM WITH THE AND GATE TRUTH TABLE

I. Verilog Code Screenshot

## 1.xor2.v

```
module xor2(c,a,b);
input a,b;
output c;
assign c=a^b;
endmodule
```

## 2.xor2\_tb.v

```
module xor2 test;
reg a,b;
wire c;
xor2 xor2_test(c,a,b);
initial
begin
#000 a=0;b=0;
#100 a=0;b=1;
#100 a=1;b=0;
#100 a=1;b=1;
#100;
end
initial
begin
$monitor($time,"a=%b,b=%b,c=%b",a,b,c);
initial
begin
$dumpfile("xor2_test.vcd");
$dumpvars(0,xor2_test);
end
endmodule
```



## TITLE:

WRITE A VERILOG PROGRAM TO MODEL A TWO INPUT XNOR GATE. GENERATE THE VVP OUTPUT AND SIMULATION WAVEFORM USING GTKWAVE. VERIFY THE OUTPUT AND WAVEFORM WITH THE AND GATE TRUTH TABLE

I. Verilog Code Screenshot

#### 1.xnor2.v

Week:1

```
module xnor2(c,a,b);
input a,b;
output c;
assign c=!(a ^ b);
endmodule
```

## 2.xnor2\_tb.v

```
module xnor2 test;
reg a,b;
wire c;
xnor2 xnor2 test(c,a,b);
initial
begin
#000 a=0;b=0;
#100 a=0;b=1;
#100 a=1;b=0;
#100 a=1;b=1;
#100;
end
initial
begin
$monitor($time,"a=%b,b=%b,c=%b",a,b,c);
end
initial
begin
$dumpfile("xnor2 test.vcd");
$dumpvars(0,xnor2 test);
end
endmodule
```

```
C:\iverilog\bin>vvp test
VCD info: dumpfile xnor2_test.vcd opened for output.

0a=0,b=0,c=1

100a=0,b=1,c=0

200a=1,b=0,c=0

300a=1,b=1,c=1
```



## **Disclaimer:**

- The programs and output submitted is duly written, verified and executed by me.
- I have not copied from any of my peers nor from the external resource such as internet.
- If found plagiarized, I will abide with the disciplinary action of the University.

Signature: Keerthan P.V.

Name: Keerthan P.V.

SRN: PES2UG23CS272

Section: E

Date: 12/08/2024